pub struct CcmAnalog { /* private fields */ }Expand description
CCM_ANALOG
Implementations§
Source§impl CcmAnalog
impl CcmAnalog
pub const unsafe fn from_ptr(ptr: *mut ()) -> Self
pub const fn as_ptr(&self) -> *mut ()
Sourcepub const fn pll_arm_set(self) -> Reg<PllArmSet, RW>
pub const fn pll_arm_set(self) -> Reg<PllArmSet, RW>
Analog ARM PLL control Register
Sourcepub const fn pll_arm_clr(self) -> Reg<PllArmClr, RW>
pub const fn pll_arm_clr(self) -> Reg<PllArmClr, RW>
Analog ARM PLL control Register
Sourcepub const fn pll_arm_tog(self) -> Reg<PllArmTog, RW>
pub const fn pll_arm_tog(self) -> Reg<PllArmTog, RW>
Analog ARM PLL control Register
Sourcepub const fn pll_usb1_set(self) -> Reg<PllUsb1Set, RW>
pub const fn pll_usb1_set(self) -> Reg<PllUsb1Set, RW>
Analog USB1 480MHz PLL Control Register
Sourcepub const fn pll_usb1_clr(self) -> Reg<PllUsb1Clr, RW>
pub const fn pll_usb1_clr(self) -> Reg<PllUsb1Clr, RW>
Analog USB1 480MHz PLL Control Register
Sourcepub const fn pll_usb1_tog(self) -> Reg<PllUsb1Tog, RW>
pub const fn pll_usb1_tog(self) -> Reg<PllUsb1Tog, RW>
Analog USB1 480MHz PLL Control Register
Sourcepub const fn pll_usb2_set(self) -> Reg<PllUsb2Set, RW>
pub const fn pll_usb2_set(self) -> Reg<PllUsb2Set, RW>
Analog USB2 480MHz PLL Control Register
Sourcepub const fn pll_usb2_clr(self) -> Reg<PllUsb2Clr, RW>
pub const fn pll_usb2_clr(self) -> Reg<PllUsb2Clr, RW>
Analog USB2 480MHz PLL Control Register
Sourcepub const fn pll_usb2_tog(self) -> Reg<PllUsb2Tog, RW>
pub const fn pll_usb2_tog(self) -> Reg<PllUsb2Tog, RW>
Analog USB2 480MHz PLL Control Register
Sourcepub const fn pll_sys_set(self) -> Reg<PllSysSet, RW>
pub const fn pll_sys_set(self) -> Reg<PllSysSet, RW>
Analog System PLL Control Register
Sourcepub const fn pll_sys_clr(self) -> Reg<PllSysClr, RW>
pub const fn pll_sys_clr(self) -> Reg<PllSysClr, RW>
Analog System PLL Control Register
Sourcepub const fn pll_sys_tog(self) -> Reg<PllSysTog, RW>
pub const fn pll_sys_tog(self) -> Reg<PllSysTog, RW>
Analog System PLL Control Register
Sourcepub const fn pll_sys_ss(self) -> Reg<PllSysSs, RW>
pub const fn pll_sys_ss(self) -> Reg<PllSysSs, RW>
528MHz System PLL Spread Spectrum Register
Sourcepub const fn pll_sys_num(self) -> Reg<PllSysNum, RW>
pub const fn pll_sys_num(self) -> Reg<PllSysNum, RW>
Numerator of 528MHz System PLL Fractional Loop Divider Register
Sourcepub const fn pll_sys_denom(self) -> Reg<PllSysDenom, RW>
pub const fn pll_sys_denom(self) -> Reg<PllSysDenom, RW>
Denominator of 528MHz System PLL Fractional Loop Divider Register
Sourcepub const fn pll_audio_set(self) -> Reg<PllAudioSet, RW>
pub const fn pll_audio_set(self) -> Reg<PllAudioSet, RW>
Analog Audio PLL control Register
Sourcepub const fn pll_audio_clr(self) -> Reg<PllAudioClr, RW>
pub const fn pll_audio_clr(self) -> Reg<PllAudioClr, RW>
Analog Audio PLL control Register
Sourcepub const fn pll_audio_tog(self) -> Reg<PllAudioTog, RW>
pub const fn pll_audio_tog(self) -> Reg<PllAudioTog, RW>
Analog Audio PLL control Register
Sourcepub const fn pll_audio_num(self) -> Reg<PllAudioNum, RW>
pub const fn pll_audio_num(self) -> Reg<PllAudioNum, RW>
Numerator of Audio PLL Fractional Loop Divider Register
Sourcepub const fn pll_audio_denom(self) -> Reg<PllAudioDenom, RW>
pub const fn pll_audio_denom(self) -> Reg<PllAudioDenom, RW>
Denominator of Audio PLL Fractional Loop Divider Register
Sourcepub const fn pll_video_set(self) -> Reg<PllVideoSet, RW>
pub const fn pll_video_set(self) -> Reg<PllVideoSet, RW>
Analog Video PLL control Register
Sourcepub const fn pll_video_clr(self) -> Reg<PllVideoClr, RW>
pub const fn pll_video_clr(self) -> Reg<PllVideoClr, RW>
Analog Video PLL control Register
Sourcepub const fn pll_video_tog(self) -> Reg<PllVideoTog, RW>
pub const fn pll_video_tog(self) -> Reg<PllVideoTog, RW>
Analog Video PLL control Register
Sourcepub const fn pll_video_num(self) -> Reg<PllVideoNum, RW>
pub const fn pll_video_num(self) -> Reg<PllVideoNum, RW>
Numerator of Video PLL Fractional Loop Divider Register
Sourcepub const fn pll_video_denom(self) -> Reg<PllVideoDenom, RW>
pub const fn pll_video_denom(self) -> Reg<PllVideoDenom, RW>
Denominator of Video PLL Fractional Loop Divider Register
Sourcepub const fn pll_enet_set(self) -> Reg<PllEnetSet, RW>
pub const fn pll_enet_set(self) -> Reg<PllEnetSet, RW>
Analog ENET PLL Control Register
Sourcepub const fn pll_enet_clr(self) -> Reg<PllEnetClr, RW>
pub const fn pll_enet_clr(self) -> Reg<PllEnetClr, RW>
Analog ENET PLL Control Register
Sourcepub const fn pll_enet_tog(self) -> Reg<PllEnetTog, RW>
pub const fn pll_enet_tog(self) -> Reg<PllEnetTog, RW>
Analog ENET PLL Control Register
Sourcepub const fn pfd_480(self) -> Reg<Pfd480, RW>
pub const fn pfd_480(self) -> Reg<Pfd480, RW>
480MHz Clock (PLL3) Phase Fractional Divider Control Register
Sourcepub const fn pfd_480_set(self) -> Reg<Pfd480Set, RW>
pub const fn pfd_480_set(self) -> Reg<Pfd480Set, RW>
480MHz Clock (PLL3) Phase Fractional Divider Control Register
Sourcepub const fn pfd_480_clr(self) -> Reg<Pfd480Clr, RW>
pub const fn pfd_480_clr(self) -> Reg<Pfd480Clr, RW>
480MHz Clock (PLL3) Phase Fractional Divider Control Register
Sourcepub const fn pfd_480_tog(self) -> Reg<Pfd480Tog, RW>
pub const fn pfd_480_tog(self) -> Reg<Pfd480Tog, RW>
480MHz Clock (PLL3) Phase Fractional Divider Control Register
Sourcepub const fn pfd_528(self) -> Reg<Pfd528, RW>
pub const fn pfd_528(self) -> Reg<Pfd528, RW>
528MHz Clock (PLL2) Phase Fractional Divider Control Register
Sourcepub const fn pfd_528_set(self) -> Reg<Pfd528Set, RW>
pub const fn pfd_528_set(self) -> Reg<Pfd528Set, RW>
528MHz Clock (PLL2) Phase Fractional Divider Control Register
Sourcepub const fn pfd_528_clr(self) -> Reg<Pfd528Clr, RW>
pub const fn pfd_528_clr(self) -> Reg<Pfd528Clr, RW>
528MHz Clock (PLL2) Phase Fractional Divider Control Register
Sourcepub const fn pfd_528_tog(self) -> Reg<Pfd528Tog, RW>
pub const fn pfd_528_tog(self) -> Reg<Pfd528Tog, RW>
528MHz Clock (PLL2) Phase Fractional Divider Control Register