Enum Interrupt
pub enum Interrupt {
Show 98 variants
WWDG = 0,
PVD = 1,
TAMP_STAMP = 2,
RTC_WKUP = 3,
FLASH = 4,
RCC = 5,
EXTI0 = 6,
EXTI1 = 7,
EXTI2 = 8,
EXTI3 = 9,
EXTI4 = 10,
DMA1_STREAM0 = 11,
DMA1_STREAM1 = 12,
DMA1_STREAM2 = 13,
DMA1_STREAM3 = 14,
DMA1_STREAM4 = 15,
DMA1_STREAM5 = 16,
DMA1_STREAM6 = 17,
ADC = 18,
CAN1_TX = 19,
CAN1_RX0 = 20,
CAN1_RX1 = 21,
CAN1_SCE = 22,
EXTI9_5 = 23,
TIM1_BRK_TIM9 = 24,
TIM1_UP_TIM10 = 25,
TIM1_TRG_COM_TIM11 = 26,
TIM1_CC = 27,
TIM2 = 28,
TIM3 = 29,
TIM4 = 30,
I2C1_EV = 31,
I2C1_ER = 32,
I2C2_EV = 33,
I2C2_ER = 34,
SPI1 = 35,
SPI2 = 36,
USART1 = 37,
USART2 = 38,
USART3 = 39,
EXTI15_10 = 40,
RTC_ALARM = 41,
OTG_FS_WKUP = 42,
TIM8_BRK_TIM12 = 43,
TIM8_UP_TIM13 = 44,
TIM8_TRG_COM_TIM14 = 45,
TIM8_CC = 46,
DMA1_STREAM7 = 47,
FMC = 48,
SDMMC1 = 49,
TIM5 = 50,
SPI3 = 51,
UART4 = 52,
UART5 = 53,
TIM6_DAC = 54,
TIM7 = 55,
DMA2_STREAM0 = 56,
DMA2_STREAM1 = 57,
DMA2_STREAM2 = 58,
DMA2_STREAM3 = 59,
DMA2_STREAM4 = 60,
ETH = 61,
ETH_WKUP = 62,
CAN2_TX = 63,
CAN2_RX0 = 64,
CAN2_RX1 = 65,
CAN2_SCE = 66,
OTG_FS = 67,
DMA2_STREAM5 = 68,
DMA2_STREAM6 = 69,
DMA2_STREAM7 = 70,
USART6 = 71,
I2C3_EV = 72,
I2C3_ER = 73,
OTG_HS_EP1_OUT = 74,
OTG_HS_EP1_IN = 75,
OTG_HS_WKUP = 76,
OTG_HS = 77,
DCMI = 78,
CRYP = 79,
HASH_RNG = 80,
FPU = 81,
UART7 = 82,
UART8 = 83,
SPI4 = 84,
SPI5 = 85,
SPI6 = 86,
SAI1 = 87,
LTDC = 88,
LTDC_ER = 89,
DMA2D = 90,
SAI2 = 91,
QUADSPI = 92,
LPTIM1 = 93,
CEC = 94,
I2C4_EV = 95,
I2C4_ER = 96,
SPDIF_RX = 97,
}
Variants§
WWDG = 0
0 - WWDG
PVD = 1
1 - PVD
TAMP_STAMP = 2
2 - TAMP_STAMP
RTC_WKUP = 3
3 - RTC_WKUP
FLASH = 4
4 - FLASH
RCC = 5
5 - RCC
EXTI0 = 6
6 - EXTI0
EXTI1 = 7
7 - EXTI1
EXTI2 = 8
8 - EXTI2
EXTI3 = 9
9 - EXTI3
EXTI4 = 10
10 - EXTI4
DMA1_STREAM0 = 11
11 - DMA1_STREAM0
DMA1_STREAM1 = 12
12 - DMA1_STREAM1
DMA1_STREAM2 = 13
13 - DMA1_STREAM2
DMA1_STREAM3 = 14
14 - DMA1_STREAM3
DMA1_STREAM4 = 15
15 - DMA1_STREAM4
DMA1_STREAM5 = 16
16 - DMA1_STREAM5
DMA1_STREAM6 = 17
17 - DMA1_STREAM6
ADC = 18
18 - ADC
CAN1_TX = 19
19 - CAN1_TX
CAN1_RX0 = 20
20 - CAN1_RX0
CAN1_RX1 = 21
21 - CAN1_RX1
CAN1_SCE = 22
22 - CAN1_SCE
EXTI9_5 = 23
23 - EXTI9_5
TIM1_BRK_TIM9 = 24
24 - TIM1_BRK_TIM9
TIM1_UP_TIM10 = 25
25 - TIM1_UP_TIM10
TIM1_TRG_COM_TIM11 = 26
26 - TIM1_TRG_COM_TIM11
TIM1_CC = 27
27 - TIM1_CC
TIM2 = 28
28 - TIM2
TIM3 = 29
29 - TIM3
TIM4 = 30
30 - TIM4
I2C1_EV = 31
31 - I2C1_EV
I2C1_ER = 32
32 - I2C1_ER
I2C2_EV = 33
33 - I2C2_EV
I2C2_ER = 34
34 - I2C2_ER
SPI1 = 35
35 - SPI1
SPI2 = 36
36 - SPI2
USART1 = 37
37 - USART1
USART2 = 38
38 - USART2
USART3 = 39
39 - USART3
EXTI15_10 = 40
40 - EXTI15_10
RTC_ALARM = 41
41 - RTC_ALARM
OTG_FS_WKUP = 42
42 - OTG_FS_WKUP
TIM8_BRK_TIM12 = 43
43 - TIM8_BRK_TIM12
TIM8_UP_TIM13 = 44
44 - TIM8_UP_TIM13
TIM8_TRG_COM_TIM14 = 45
45 - TIM8_TRG_COM_TIM14
TIM8_CC = 46
46 - TIM8_CC
DMA1_STREAM7 = 47
47 - DMA1_STREAM7
FMC = 48
48 - FMC
SDMMC1 = 49
49 - SDMMC1
TIM5 = 50
50 - TIM5
SPI3 = 51
51 - SPI3
UART4 = 52
52 - UART4
UART5 = 53
53 - UART5
TIM6_DAC = 54
54 - TIM6_DAC
TIM7 = 55
55 - TIM7
DMA2_STREAM0 = 56
56 - DMA2_STREAM0
DMA2_STREAM1 = 57
57 - DMA2_STREAM1
DMA2_STREAM2 = 58
58 - DMA2_STREAM2
DMA2_STREAM3 = 59
59 - DMA2_STREAM3
DMA2_STREAM4 = 60
60 - DMA2_STREAM4
ETH = 61
61 - ETH
ETH_WKUP = 62
62 - ETH_WKUP
CAN2_TX = 63
63 - CAN2_TX
CAN2_RX0 = 64
64 - CAN2_RX0
CAN2_RX1 = 65
65 - CAN2_RX1
CAN2_SCE = 66
66 - CAN2_SCE
OTG_FS = 67
67 - OTG_FS
DMA2_STREAM5 = 68
68 - DMA2_STREAM5
DMA2_STREAM6 = 69
69 - DMA2_STREAM6
DMA2_STREAM7 = 70
70 - DMA2_STREAM7
USART6 = 71
71 - USART6
I2C3_EV = 72
72 - I2C3_EV
I2C3_ER = 73
73 - I2C3_ER
OTG_HS_EP1_OUT = 74
74 - OTG_HS_EP1_OUT
OTG_HS_EP1_IN = 75
75 - OTG_HS_EP1_IN
OTG_HS_WKUP = 76
76 - OTG_HS_WKUP
OTG_HS = 77
77 - OTG_HS
DCMI = 78
78 - DCMI
CRYP = 79
79 - CRYP
HASH_RNG = 80
80 - HASH_RNG
FPU = 81
81 - FPU
UART7 = 82
82 - UART7
UART8 = 83
83 - UART8
SPI4 = 84
84 - SPI4
SPI5 = 85
85 - SPI5
SPI6 = 86
86 - SPI6
SAI1 = 87
87 - SAI1
LTDC = 88
88 - LTDC
LTDC_ER = 89
89 - LTDC_ER
DMA2D = 90
90 - DMA2D
SAI2 = 91
91 - SAI2
QUADSPI = 92
92 - QUADSPI
LPTIM1 = 93
93 - LPTIM1
CEC = 94
94 - CEC
I2C4_EV = 95
95 - I2C4_EV
I2C4_ER = 96
96 - I2C4_ER
SPDIF_RX = 97
97 - SPDIF_RX
Trait Implementations§
§impl InterruptNumber for Interrupt
impl InterruptNumber for Interrupt
impl Copy for Interrupt
impl Eq for Interrupt
impl StructuralPartialEq for Interrupt
Auto Trait Implementations§
impl Freeze for Interrupt
impl RefUnwindSafe for Interrupt
impl Send for Interrupt
impl Sync for Interrupt
impl Unpin for Interrupt
impl UnwindSafe for Interrupt
Blanket Implementations§
Source§impl<T> BorrowMut<T> for Twhere
T: ?Sized,
impl<T> BorrowMut<T> for Twhere
T: ?Sized,
Source§fn borrow_mut(&mut self) -> &mut T
fn borrow_mut(&mut self) -> &mut T
Source§impl<T> CloneToUninit for Twhere
T: Clone,
impl<T> CloneToUninit for Twhere
T: Clone,
Source§unsafe fn clone_to_uninit(&self, dst: *mut T)
unsafe fn clone_to_uninit(&self, dst: *mut T)
clone_to_uninit
)